Register once, drag and drop ECAD models into your CAD tool and speed up your design.
Click here for more information74ALVT162823DL
18-bit bus-interface D-type flip-flop with reset and enable with 30 Ohm termination resistors; 3-state
The 74ALVT162823 is an 18-bit positive-edge triggered D-type flip-flop with 30 Ω termination resistors, 3-state outputs reset and enable.
The device can be used as two 9-bit flip-flops or one 18-bit flip-flop. The device features clock (nCP), clock enable (nCE), master reset (nMR) and output enable (nOE, inputs each controlling 9-bits. When nCE is LOW, the flip-flops will store the state of their individual D-inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (nCP) transition. A HIGH on nOE causes the outputs to assume a high-impedance OFF-state. Operation of the nOE input does not affect the state of the flip-flops. A LOW on nMR will reset the flip-flops LOW. Bus hold data inputs eliminate the need for external pull-up resistors to define unused inputs.
Features and benefits
Two sets of high speed parallel registers with positive edge-triggered D-type flip-flops
5 V I/O compatible
Ideal where high speed, light loading or increased fan-in are required with MOS microprocessors
Bus hold data inputs eliminate the need for external pull-up resistors to hold unused inputs
Live insertion and extraction permitted
Power-up 3-state
Power-up reset
Output capability: +12 mA to ?12 mA
Outputs include series resistance of 30 Ω making external termination resistors unnecessary
Latch-up protection:
JESD78: exceeds 500 mA
ESD protection:
HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
Specified from -40 °C to +85 °C
參數(shù)類型
型號 | Package name |
---|---|
74ALVT162823DL | SSOP56 |
封裝
下表中的所有產(chǎn)品型號均已停產(chǎn) 。
型號 | 可訂購的器件編號,(訂購碼(12NC)) | 狀態(tài) | 標(biāo)示 | 封裝 | 外形圖 | 回流焊/波峰焊 | 包裝 |
---|---|---|---|---|---|---|---|
74ALVT162823DL | 74ALVT162823DL,112 (935261659112) |
Obsolete | ALVT162823 Standard Procedure Standard Procedure |
SSOP56 (SOT371-1) |
SOT371-1 |
SSOP-TSSOP-VSO-REFLOW
SSOP-TSSOP-VSO-WAVE |
暫無信息 |
74ALVT162823DL,118 (935261659118) |
Obsolete | ALVT162823 Standard Procedure Standard Procedure | 暫無信息 | ||||
74ALVT162823DL,512 (935261659512) |
Obsolete | ALVT162823 Standard Procedure Standard Procedure | 暫無信息 | ||||
74ALVT162823DL,518 (935261659518) |
Obsolete | ALVT162823 Standard Procedure Standard Procedure | 暫無信息 |
環(huán)境信息
下表中的所有產(chǎn)品型號均已停產(chǎn) 。
Series
文檔 (7)
文件名稱 | 標(biāo)題 | 類型 | 日期 |
---|---|---|---|
74ALVT162823 | 18-bit bus-interface D-type flip-flop with reset and enable with 30 ? termination resistors; 3-state | Data sheet | 2024-06-25 |
alvt162823 | alvt162823 IBIS model | IBIS model | 2013-04-08 |
Nexperia_package_poster | Nexperia package poster | Leaflet | 2020-05-15 |
SOT371-1 | plastic, shrink small outline package; 56 leads; 0.635 mm pitch; 18.45 mm x 7.5 mm x 2.8 mm body | Package information | 2020-04-21 |
SSOP-TSSOP-VSO-REFLOW | Footprint for reflow soldering | Reflow soldering | 2009-10-08 |
alvt16 | alvt16 Spice model | SPICE model | 2013-05-07 |
SSOP-TSSOP-VSO-WAVE | Footprint for wave soldering | Wave soldering | 2009-10-08 |
支持
如果您需要設(shè)計(jì)/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會盡快回復(fù)您。
模型
文件名稱 | 標(biāo)題 | 類型 | 日期 |
---|---|---|---|
alvt162823 | alvt162823 IBIS model | IBIS model | 2013-04-08 |
alvt16 | alvt16 Spice model | SPICE model | 2013-05-07 |
How does it work?
The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.