可訂購部件
型號 | 可訂購的器件編號 | 訂購代碼(12NC) | 封裝 | 從經(jīng)銷商處購買 |
---|---|---|---|---|
74HCT109PW-Q100 | 74HCT109PW-Q100J | 935336488118 | SOT403-1 | 訂單產(chǎn)品 |
進一步了解Nexperia的豐富產(chǎn)品組合,比如二極管、雙極性晶體管、ESD保護器件、MOSFET器件、氮化鎵場效應(yīng)晶體管(GaN FET)、絕緣柵雙極晶體管(IGBT)以及模擬IC和邏輯IC。我們的器件廣泛應(yīng)用于汽車、工業(yè)、移動和消費等多個領(lǐng)域,幾乎為世界上所有電子設(shè)計提供支持。
我們的產(chǎn)品在各行各業(yè)均有應(yīng)用,包括汽車、工業(yè)、電力、計算、消費、移動和可穿戴設(shè)備等行業(yè)。憑借對創(chuàng)新和可持續(xù)發(fā)展的不懈承諾,我們的器件成為了行業(yè)效率基準(zhǔn),可幫助全球客戶群體開發(fā)高效節(jié)能的前沿解決方案。
Register once, drag and drop ECAD models into your CAD tool and speed up your design.
Click here for more informationDual JK flip-flop with set and reset; positive-edge-trigger
The 74HC109?-?Q100; 74HCT109?-?Q100 is a dual positive edge triggered JK flip?-?flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip?-?flops as described in the mode select function table. The J and K inputs must be stable one set?-?up time prior to the LOW?-?to?-?HIGH clock transition for predictable operation. The JK design allows operation as a D?-?type flip?-?flop by connecting the J and K inputs together. This device features reduced input threshold levels to allow interfacing to TTL logic levels. Inputs also include clamp diodes, this enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Schmitt?-?trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from -40 °C to +85 °C and from -40 °C to +125 °C
J and K inputs for easy D-type flip-flop
Toggle flip-flop or "do nothing" mode
Wide supply voltage range:
For 74HC109-Q100: from 2.0 V to 6.0 V
For 74HCT109-Q100: from 4.5 V to 5.5 V
CMOS low power dissipation
High noise immunity
Input levels:
For 74HC109-Q100: CMOS level
For 74HCT109-Q100: TTL level
Latch-up performance exceeds 100 mA per JESD 78 Class II Level B
74HC109-Q100 complies with JEDEC standards:
JESD8C (2.7 V to 3.6 V)
JESD7A (2.0 V to 6.0 V)
74HCT109-Q100 complies with JEDEC standard JESD7A (2.0 V to 6.0 V)
ESD protection:
HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
型號 | VCC (V) | Logic switching levels | Output drive capability (mA) | tpd (ns) | fmax (MHz) | Power dissipation considerations | Tamb (°C) | Package name |
---|---|---|---|---|---|---|---|---|
74HCT109PW-Q100 | 4.5?-?5.5 | TTL | ± 4 | 17 | 61 | low | -40~125 | TSSOP16 |
型號 | 可訂購的器件編號,(訂購碼(12NC)) | 狀態(tài) | 標(biāo)示 | 封裝 | 外形圖 | 回流焊/波峰焊 | 包裝 |
---|---|---|---|---|---|---|---|
74HCT109PW-Q100 | 74HCT109PW-Q100J (935336488118) |
Active | HCT109 |
TSSOP16 (SOT403-1) |
SOT403-1 |
SSOP-TSSOP-VSO-WAVE
|
SOT403-1_118 |
型號 | 可訂購的器件編號 | 化學(xué)成分 | RoHS | RHF指示符 |
---|---|---|---|---|
74HCT109PW-Q100 | 74HCT109PW-Q100J | 74HCT109PW-Q100 |
文件名稱 | 標(biāo)題 | 類型 | 日期 |
---|---|---|---|
74HC_HCT109_Q100 | Dual JK flip-flop with set and reset; positive-edge-trigger | Data sheet | 2024-02-21 |
SOT403-1 | 3D model for products with SOT403-1 package | Design support | 2020-01-22 |
Nexperia_package_poster | Nexperia package poster | Leaflet | 2020-05-15 |
TSSOP16_SOT403-1_mk | plastic, thin shrink small outline package; 16 leads; 0.65 mm pitch; 5 mm x 4.4 mm x 1.1 mm body | Marcom graphics | 2017-01-28 |
SOT403-1 | plastic, thin shrink small outline package; 16 leads; 5 mm x 4.4 mm x 1.2 mm body | Package information | 2023-11-08 |
SOT403-1_118 | TSSOP16; Reel pack for SMD, 13"; Q1/T1 product orientation | Packing information | 2020-04-21 |
74HCT109PW-Q100_Nexperia_Product_Reliability | 74HCT109PW-Q100 Nexperia Product Reliability | Quality document | 2024-06-16 |
SSOP-TSSOP-VSO-WAVE | Footprint for wave soldering | Wave soldering | 2009-10-08 |
如果您需要設(shè)計/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會盡快回復(fù)您。
文件名稱 | 標(biāo)題 | 類型 | 日期 |
---|---|---|---|
SOT403-1 | 3D model for products with SOT403-1 package | Design support | 2020-01-22 |
型號 | Orderable part number | Ordering code (12NC) | 狀態(tài) | 包裝 | Packing Quantity | 在線購買 |
---|---|---|---|---|---|---|
74HCT109PW-Q100 | 74HCT109PW-Q100J | 935336488118 | Active | SOT403-1_118 | 2,500 | 訂單產(chǎn)品 |
作為 Nexperia 的客戶,您可以通過我們的銷售機構(gòu)訂購樣品。
如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表。
The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.