粉嫩高清一区二区三区精品视频,自拍色院,富婆一区二区三区,亚洲av动漫在线观看

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號(hào)調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場(chǎng)效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74LVC16374ABX

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

The 74LVC16374A; 74LVCH16374A is a 16?-?bit edge?-?triggered D?-?type flip?-?flop with 3?-?state outputs. The device can be used as two 8?-?bit flip?-?flops or one 16?-?bit flip?-?flop. The device features two clocks (1CP and 2CP) and two output enables (1OE and 2OE), each controlling 8?-?bits. The flip?-?flops will store the state of their individual D?-?inputs that meet the set?-?up and hold time requirements on the LOW?-?to?-?HIGH clock (nCP) transition. A HIGH on nOE causes the outputs to assume a high?-?impedance OFF?-?state. Operation of the nOE input does not affect the state of the flip?-?flops. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

Schmitt?-?trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

此產(chǎn)品已停產(chǎn)

Features and benefits

  • Overvoltage tolerant inputs to 5.5 V

  • Wide supply voltage range from 1.2 V to 3.6 V

  • CMOS low power dissipation

  • Multibyte flow-through standard pinout architecture

  • Low inductance multiple supply pins for minimum noise and ground bounce

  • Direct interface with TTL levels

  • All data inputs have bus hold (74LVCH16374A only)

  • High-impedance outputs when VCC = 0 V

  • IOFF circuitry provides partial Power-down mode operation

  • Complies with JEDEC standard:

    • JESD8-7A (1.65 V to 1.95 V)

    • JESD8-5A (2.3 V to 2.7 V)

    • JESD8-C/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Specified from -40 °C to +85 °C and -40 °C to +125 °C

參數(shù)類型

型號(hào) Package name
74LVC16374ABX HXQFN60U

封裝

下表中的所有產(chǎn)品型號(hào)均已停產(chǎn) 。

型號(hào) 可訂購(gòu)的器件編號(hào),(訂購(gòu)碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVC16374ABX 74LVC16374ABX,518
(935295872518)
Obsolete LVC16374A Standard Procedure Standard Procedure no package information

環(huán)境信息

下表中的所有產(chǎn)品型號(hào)均已停產(chǎn) 。

型號(hào) 可訂購(gòu)的器件編號(hào) 化學(xué)成分 RoHS RHF指示符
74LVC16374ABX 74LVC16374ABX,518 74LVC16374ABX rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (2)

文件名稱 標(biāo)題 類型 日期
74LVC_LVCH16374A 16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state Data sheet 2024-04-22
lvc16374a lvc16374a IBIS model IBIS model 2013-04-08

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請(qǐng)告知我們并填寫 應(yīng)答表 我們會(huì)盡快回復(fù)您。

模型

文件名稱 標(biāo)題 類型 日期
lvc16374a lvc16374a IBIS model IBIS model 2013-04-08

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

国产免费av片| 97人妻人人揉人人澡人人爽| 污污网站在线| 欧洲亚洲精品| 日韩欧美中文字幕一区二区| 日韩精品一区二区三区三炮视频| 国产精品久久久久久久模特| 久久中出| 亚洲AV无码精品色午夜在线观看| 骚妇网在线一区二区| 国产精品一区久久人人爽| 无码人妻40p| 成人亚洲国产| 无码人妻精品一区二区蜜桃百度| 中文字幕日韩精品无码| 亚洲色区一区二区| 亚洲天堂免费在线| 亚洲精选一区二区| 99精品产国品一二三产区| 精品日韩欧美一区二区三区| 亚洲五月婷| 日韩中文字幕在线观看视频| 无码av中文| 成人av亚洲av日本av| 亚洲女同精品| 国产乱人伦精品一区二区三区| 久久久久成人精品无码中文字幕| 老熟妇一区二区三区| 热久久精品国产| 久久综合88| 国产在线999| 日韩中文字幕无码av| 青娱乐在线视频免费观看| 你懂的在线播放| 亚洲片在线| 骚妇中文字幕无码在线观看| 欧美极品少妇XXXXX高跟鞋| 美女AV一区| 欧美日韩中文视频| 国产极品视频在线| 国产精品美女在线观看|