粉嫩高清一区二区三区精品视频,自拍色院,富婆一区二区三区,亚洲av动漫在线观看

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74LVC163BQ

Presettable synchronous 4-bit binary counter; synchronous reset

The 74LVC163 is a synchronous presettable binary counter which features an internal look-ahead carry and can be used for high-speed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel enable input (pin PE) disables the counting action and causes the data at the data inputs (pins D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at count enable inputs (pin CEP and CET). A LOW-level at the master reset input (pin MR) sets all four outputs of the flip-flops (pins Q0 to Q3) to LOW-level after the next positive-going transition on the clock input (pin CP) (provided that the set-up and hold time requirements for PE are met). This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate.

The look-ahead carry simplifies serial cascading of the counters. Both count enable inputs (pin CEP and CET) must be HIGH in count. The CET input is fed forward to enable the terminal count output (pin TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH-level output of Q0. This pulse can be used to enable the next cascaded stage.

The maximum clock frequency for the cascaded counters is determined by tPHL (propagation delay CP to TC) and tsu (set-up time CEP to CP) according to the formula: .

Features and benefits

  • Wide supply voltage range from 1.2 V to 3.6 V

  • Inputs accept voltages up to 5.5 V

  • CMOS low power consumption

  • Direct interface with TTL levels

  • Synchronous reset

  • Synchronous counting and loading

  • Two count enable inputs for n-bit cascading

  • Positive edge-triggered clock

  • Complies with JEDEC standard:

    • JESD8-7A (1.65 V to 1.95 V)

    • JESD8-5A (2.3 V to 2.7 V)

    • JESD8-C/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Specified from -40 °C to +85 °C and -40 °C to 125 °C

參數(shù)類型

型號 VCC (V) Output drive capability (mA) Logic switching levels tpd (ns) Power dissipation considerations Tamb (°C) Package name
74LVC163BQ 1.2?-?3.6 ± 24 CMOS/LVTTL 4.9 low -40~125 DHVQFN16

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVC163BQ 74LVC163BQ,115
(935275615115)
Active LVC163 SOT763-1
DHVQFN16
(SOT763-1)
SOT763-1 SOT763-1_115

環(huán)境信息

型號 可訂購的器件編號 化學(xué)成分 RoHS RHF指示符
74LVC163BQ 74LVC163BQ,115 74LVC163BQ rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (11)

文件名稱 標(biāo)題 類型 日期
74LVC163 Presettable synchronous 4-bit binary counter; synchronous reset Data sheet 2024-02-12
AN11009 Pin FMEA for LVC family Application note 2019-01-09
AN263 Power considerations when using CMOS and BiCMOS logic devices Application note 2023-02-07
SOT763-1 3D model for products with SOT763-1 package Design support 2019-10-03
lvc163 lvc163 IBIS model IBIS model 2013-04-08
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
DHVQFN16_SOT763-1_mk plastic, dual in-line compatible thermal enhanced very thin quad flat package; 16 terminals; 0.5 mm pitch; 3.5 mm x 2.5 mm x 0.85 mm body Marcom graphics 2017-01-28
SOT763-1 plastic, leadless dual in-line compatible thermal enhanced very thin quad flat package; 16 terminals; 0.5 mm pitch; 3.5 mm x 2.5 mm x 1 mm body Package information 2023-05-11
SOT763-1_115 DHVQFN16; Reel pack, SMD, 7" Q1/T1 product orientation Packing information 2020-04-21
74LVC163BQ_Nexperia_Product_Reliability 74LVC163BQ Nexperia Product Reliability Quality document 2024-06-16
lvc lvc Spice model SPICE model 2013-05-07

支持

如果您需要設(shè)計/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會盡快回復(fù)您。

模型

文件名稱 標(biāo)題 類型 日期
lvc163 lvc163 IBIS model IBIS model 2013-04-08
lvc lvc Spice model SPICE model 2013-05-07
SOT763-1 3D model for products with SOT763-1 package Design support 2019-10-03

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購、定價與供貨

型號 Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74LVC163BQ 74LVC163BQ,115 935275615115 Active SOT763-1_115 3,000 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機構(gòu)訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號 可訂購的器件編號 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74LVC163BQ 74LVC163BQ,115 935275615115 SOT763-1 訂單產(chǎn)品
精品久久久久久中文字幕网| 亚洲一区无码在线| 亚洲无码我不卡| 中文字幕自拍偷拍| 国产伦精品一区二区三区二区| 亚洲高清中文字幕| 国产人成视频| 国产精品99久久久久久人| 国产AV最新网站| 亚洲精品无码久久牙蜜区观看方式| 日韩AV高清无码| 亚洲AV无码久久精品国产| 最新中文字幕一区二区| 久久性爱国产| 中文字幕久久久人妻无码| 成视人免费完整| 日本免费不卡视频| 国产伦精品一区二区三区| 成人一区视频| wwwwxxxx国产| 8050成人午夜电影网| 日本中文字幕中出在线| 亚洲AV无码一区二区三区人悠悠| 中文字幕AV无码免费一区| 日本精品一二三区| 无码任你躁久久久久久老妇| 日韩欧美国产专区| 精品人伦一区二区三区牛牛视频 | 亚洲熟妇少妇任你躁在线观看| 成人无码一区| www.亚洲一区.com| 色三区| 日日嗨夜夜嗨一区二区| 少妇人妻无码专区视频| www.毛片在线观看| 午夜成人无码| 亚洲国产精品无码久久久| 亚洲欧美日韩国产成人精品影院| 欧美精三区欧美精三区| 免费毛片一区二区三区久久久| 国产精品视频二区不卡|