可訂購部件
型號 | 可訂購的器件編號 | 訂購代碼(12NC) | 封裝 | 從經(jīng)銷商處購買 |
---|---|---|---|---|
74LVC163D | 74LVC163D,118 | 935210540118 | SOT109-1 | 訂單產(chǎn)品 |
進(jìn)一步了解Nexperia的豐富產(chǎn)品組合,比如二極管、雙極性晶體管、ESD保護(hù)器件、MOSFET器件、氮化鎵場效應(yīng)晶體管(GaN FET)、絕緣柵雙極晶體管(IGBT)以及模擬IC和邏輯IC。我們的器件廣泛應(yīng)用于汽車、工業(yè)、移動和消費(fèi)等多個(gè)領(lǐng)域,幾乎為世界上所有電子設(shè)計(jì)提供支持。
我們的產(chǎn)品在各行各業(yè)均有應(yīng)用,包括汽車、工業(yè)、電力、計(jì)算、消費(fèi)、移動和可穿戴設(shè)備等行業(yè)。憑借對創(chuàng)新和可持續(xù)發(fā)展的不懈承諾,我們的器件成為了行業(yè)效率基準(zhǔn),可幫助全球客戶群體開發(fā)高效節(jié)能的前沿解決方案。
Register once, drag and drop ECAD models into your CAD tool and speed up your design.
Click here for more informationPresettable synchronous 4-bit binary counter; synchronous reset
The 74LVC163 is a synchronous presettable binary counter which features an internal look-ahead carry and can be used for high-speed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel enable input (pin PE) disables the counting action and causes the data at the data inputs (pins D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at count enable inputs (pin CEP and CET). A LOW-level at the master reset input (pin MR) sets all four outputs of the flip-flops (pins Q0 to Q3) to LOW-level after the next positive-going transition on the clock input (pin CP) (provided that the set-up and hold time requirements for PE are met). This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate.
The look-ahead carry simplifies serial cascading of the counters. Both count enable inputs (pin CEP and CET) must be HIGH in count. The CET input is fed forward to enable the terminal count output (pin TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH-level output of Q0. This pulse can be used to enable the next cascaded stage.
The maximum clock frequency for the cascaded counters is determined by tPHL (propagation delay CP to TC) and tsu (set-up time CEP to CP) according to the formula: .
Wide supply voltage range from 1.2 V to 3.6 V
Inputs accept voltages up to 5.5 V
CMOS low power consumption
Direct interface with TTL levels
Synchronous reset
Synchronous counting and loading
Two count enable inputs for n-bit cascading
Positive edge-triggered clock
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
Specified from -40 °C to +85 °C and -40 °C to 125 °C
型號 | VCC (V) | Output drive capability (mA) | Logic switching levels | tpd (ns) | Power dissipation considerations | Tamb (°C) | Package name |
---|---|---|---|---|---|---|---|
74LVC163D | 1.2?-?3.6 | ± 24 | CMOS/LVTTL | 4.9 | low | -40~125 | SO16 |
Model Name | 描述 |
---|---|
|
型號 | 可訂購的器件編號,(訂購碼(12NC)) | 狀態(tài) | 標(biāo)示 | 封裝 | 外形圖 | 回流焊/波峰焊 | 包裝 |
---|---|---|---|---|---|---|---|
74LVC163D | 74LVC163D,118 (935210540118) |
Active | 74LVC163D |
SO16 (SOT109-1) |
SOT109-1 |
SO-SOJ-REFLOW
SO-SOJ-WAVE WAVE_BG-BD-1 |
SOT109-1_118 |
文件名稱 | 標(biāo)題 | 類型 | 日期 |
---|---|---|---|
74LVC163 | Presettable synchronous 4-bit binary counter; synchronous reset | Data sheet | 2024-02-12 |
AN11009 | Pin FMEA for LVC family | Application note | 2019-01-09 |
AN263 | Power considerations when using CMOS and BiCMOS logic devices | Application note | 2023-02-07 |
SOT109-1 | 3D model for products with SOT109-1 package | Design support | 2020-01-22 |
lvc163 | lvc163 IBIS model | IBIS model | 2013-04-08 |
Nexperia_package_poster | Nexperia package poster | Leaflet | 2020-05-15 |
SO16_SOT109-1_mk | plastic, small outline package; 16 leads; 1.27 mm pitch; 9.9 mm x 3.9 mm x 1.35 mm body | Marcom graphics | 2017-01-28 |
SOT109-1 | plastic, small outline package; 16 leads; 1.27 mm pitch; 9.9 mm x 3.9 mm x 1.75 mm body | Package information | 2023-11-07 |
SOT109-1_118 | SO16; Reel pack for SMD, 13"; Q1/T1 product orientation | Packing information | 2024-02-19 |
74LVC163D_Nexperia_Product_Reliability | 74LVC163D Nexperia Product Reliability | Quality document | 2024-06-16 |
SO-SOJ-REFLOW | Footprint for reflow soldering | Reflow soldering | 2009-10-08 |
lvc | lvc Spice model | SPICE model | 2013-05-07 |
SO-SOJ-WAVE | Footprint for wave soldering | Wave soldering | 2009-10-08 |
WAVE_BG-BD-1 | Wave soldering profile | Wave soldering | 2021-09-08 |
如果您需要設(shè)計(jì)/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會盡快回復(fù)您。
Model Name | 描述 |
---|---|
|
型號 | Orderable part number | Ordering code (12NC) | 狀態(tài) | 包裝 | Packing Quantity | 在線購買 |
---|---|---|---|---|---|---|
74LVC163D | 74LVC163D,118 | 935210540118 | Active | SOT109-1_118 | 2,500 | 訂單產(chǎn)品 |
作為 Nexperia 的客戶,您可以通過我們的銷售機(jī)構(gòu)訂購樣品。
如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表。
The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.