粉嫩高清一区二区三区精品视频,自拍色院,富婆一区二区三区,亚洲av动漫在线观看

雙極性晶體管

二極管

ESD保護、TVS、濾波和信號調(diào)節(jié)ESD保護

MOSFET

氮化鎵場效應晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應用認證產(chǎn)品(AEC-Q100/Q101)

74LVC163PW

Presettable synchronous 4-bit binary counter; synchronous reset

The 74LVC163 is a synchronous presettable binary counter which features an internal look-ahead carry and can be used for high-speed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel enable input (pin PE) disables the counting action and causes the data at the data inputs (pins D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at count enable inputs (pin CEP and CET). A LOW-level at the master reset input (pin MR) sets all four outputs of the flip-flops (pins Q0 to Q3) to LOW-level after the next positive-going transition on the clock input (pin CP) (provided that the set-up and hold time requirements for PE are met). This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate.

The look-ahead carry simplifies serial cascading of the counters. Both count enable inputs (pin CEP and CET) must be HIGH in count. The CET input is fed forward to enable the terminal count output (pin TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH-level output of Q0. This pulse can be used to enable the next cascaded stage.

The maximum clock frequency for the cascaded counters is determined by tPHL (propagation delay CP to TC) and tsu (set-up time CEP to CP) according to the formula: .

Features and benefits

  • Wide supply voltage range from 1.2 V to 3.6 V

  • Inputs accept voltages up to 5.5 V

  • CMOS low power consumption

  • Direct interface with TTL levels

  • Synchronous reset

  • Synchronous counting and loading

  • Two count enable inputs for n-bit cascading

  • Positive edge-triggered clock

  • Complies with JEDEC standard:

    • JESD8-7A (1.65 V to 1.95 V)

    • JESD8-5A (2.3 V to 2.7 V)

    • JESD8-C/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Specified from -40 °C to +85 °C and -40 °C to 125 °C

參數(shù)類型

型號 VCC (V) Output drive capability (mA) Logic switching levels tpd (ns) Power dissipation considerations Tamb (°C) Package name
74LVC163PW 1.2?-?3.6 ± 24 CMOS/LVTTL 4.9 low -40~125 TSSOP16

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標示 封裝 外形圖 回流焊/波峰焊 包裝
74LVC163PW 74LVC163PW,118
(935210560118)
Active LVC163 SOT403-1
TSSOP16
(SOT403-1)
SOT403-1 SSOP-TSSOP-VSO-WAVE
SOT403-1_118

環(huán)境信息

型號 可訂購的器件編號 化學成分 RoHS RHF指示符
74LVC163PW 74LVC163PW,118 74LVC163PW rohs rhf rhf
品質(zhì)及可靠性免責聲明

文檔 (12)

文件名稱 標題 類型 日期
74LVC163 Presettable synchronous 4-bit binary counter; synchronous reset Data sheet 2024-02-12
AN11009 Pin FMEA for LVC family Application note 2019-01-09
AN263 Power considerations when using CMOS and BiCMOS logic devices Application note 2023-02-07
SOT403-1 3D model for products with SOT403-1 package Design support 2020-01-22
lvc163 lvc163 IBIS model IBIS model 2013-04-08
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
TSSOP16_SOT403-1_mk plastic, thin shrink small outline package; 16 leads; 0.65 mm pitch; 5 mm x 4.4 mm x 1.1 mm body Marcom graphics 2017-01-28
SOT403-1 plastic, thin shrink small outline package; 16 leads; 5 mm x 4.4 mm x 1.2 mm body Package information 2023-11-08
SOT403-1_118 TSSOP16; Reel pack for SMD, 13"; Q1/T1 product orientation Packing information 2020-04-21
74LVC163PW_Nexperia_Product_Reliability 74LVC163PW Nexperia Product Reliability Quality document 2024-06-16
lvc lvc Spice model SPICE model 2013-05-07
SSOP-TSSOP-VSO-WAVE Footprint for wave soldering Wave soldering 2009-10-08

支持

如果您需要設計/技術支持,請告知我們并填寫 應答表 我們會盡快回復您。

模型

文件名稱 標題 類型 日期
lvc163 lvc163 IBIS model IBIS model 2013-04-08
lvc lvc Spice model SPICE model 2013-05-07
SOT403-1 3D model for products with SOT403-1 package Design support 2020-01-22

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購、定價與供貨

型號 Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74LVC163PW 74LVC163PW,118 935210560118 Active SOT403-1_118 2,500 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機構(gòu)訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表。

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號 可訂購的器件編號 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74LVC163PW 74LVC163PW,118 935210560118 SOT403-1 訂單產(chǎn)品
国产精品福利久久| 香蕉伊思人在线| 制服丝袜第四页| 国产成人精品无码久久久精东影业| 成人片黄网站色多多www女女| 国精品人妻无码一区二| 超碰个人| 日韩黄色大片免费观看| 欧美日韩在线视频播放| 男女又爽又黄| 少妇熟女一区| 男人的天堂色偷偷| 亚洲中文字幕君| 五月丁香激情婷婷| 伊人中文| 一区二区三区久久| 国产精品无码一区二区三区绿巨人| 精品久久久久久久免费人妻| 久久久久久久国产精品| 天天色综合色| 狠狠躁夜夜躁2020| 欧美成人片一区二区三区| 你懂得在线| 一本之道之高码清乱码加勒比| 少妇AV天堂| 免费成年人在线观看视频| 亚洲一二三区视频| 亚洲AV美女天堂一区二区三区| 欧美一区二区在线免费观看| 欧美综合影院| 成人久久久久久久| 和岳每晚弄的高潮嗷嗷叫视频| 国产精品毛片久久刘婷αv| 青娱乐亚洲视频| 毛片在线免费观看网站| 一级做aA片毛片久久久婷| 中文字幕人妻系列| 日韩欧美三级片网站| 欧美a在线观看| 夜色网| 国产成人在线视频观看|