可訂購(gòu)部件
型號(hào) | 可訂購(gòu)的器件編號(hào) | 訂購(gòu)代碼(12NC) | 封裝 | 從經(jīng)銷(xiāo)商處購(gòu)買(mǎi) |
---|---|---|---|---|
74LVC1G175GV | 74LVC1G175GV,125 | 935274947125 | SOT457 | 訂單產(chǎn)品 |
進(jìn)一步了解Nexperia的豐富產(chǎn)品組合,比如二極管、雙極性晶體管、ESD保護(hù)器件、MOSFET器件、氮化鎵場(chǎng)效應(yīng)晶體管(GaN FET)、絕緣柵雙極晶體管(IGBT)以及模擬IC和邏輯IC。我們的器件廣泛應(yīng)用于汽車(chē)、工業(yè)、移動(dòng)和消費(fèi)等多個(gè)領(lǐng)域,幾乎為世界上所有電子設(shè)計(jì)提供支持。
我們的產(chǎn)品在各行各業(yè)均有應(yīng)用,包括汽車(chē)、工業(yè)、電力、計(jì)算、消費(fèi)、移動(dòng)和可穿戴設(shè)備等行業(yè)。憑借對(duì)創(chuàng)新和可持續(xù)發(fā)展的不懈承諾,我們的器件成為了行業(yè)效率基準(zhǔn),可幫助全球客戶群體開(kāi)發(fā)高效節(jié)能的前沿解決方案。
試用我們種類齊全的評(píng)估板,體驗(yàn)我們的設(shè)備及其性能。深入了解我們的產(chǎn)品如何助您提高效率、穩(wěn)健性和可靠性,讓您的應(yīng)用大受裨益。您可以在這里找到聚焦在應(yīng)用、封裝和不同的 Nexperia 產(chǎn)品的評(píng)估板。
Register once, drag and drop ECAD models into your CAD tool and speed up your design.
Click here for more informationSingle D-type flip-flop with reset; positive-edge trigger
The 74LVC1G175 is a low-power, low-voltage single positive edge triggered D-type flip-flop with individual data (D) input, clock (CP) input, master reset (MR) input, and Q output.
The master reset (MR) is an asynchronous active LOW input and operates independently of the clock input. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The D input must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation.
The inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.
Schmitt trigger action at all inputs makes the circuit highly tolerant of slower input rise and fall times.
Wide supply voltage range from 1.65 V to 5.5 V
High noise immunity
Overvoltage tolerant inputs to 5.5 V
±24 mA output drive (VCC = 3.0 V)
CMOS low power dissipation
Direct interface with TTL levels
IOFF circuitry provides partial Power-down mode operation
Latch-up performance exceeds 250 mA
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8C (2.7 V to 3.6 V)
JESD36 (4.5 V to 5.5 V)
ESD protection:
HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
Multiple package options
Specified from -40 °C to +85 °C and -40 °C to +125 °C.
型號(hào) | VCC (V) | Logic switching levels | Output drive capability (mA) | tpd (ns) | fmax (MHz) | Power dissipation considerations | Tamb (°C) | Package name |
---|---|---|---|---|---|---|---|---|
74LVC1G175GV | 1.65?-?5.5 | CMOS/LVTTL | ± 32 | 3.1 | 300 | low | -40~125 | TSOP6 |
Model Name | 描述 |
---|---|
|
型號(hào) | 可訂購(gòu)的器件編號(hào),(訂購(gòu)碼(12NC)) | 狀態(tài) | 標(biāo)示 | 封裝 | 外形圖 | 回流焊/波峰焊 | 包裝 |
---|---|---|---|---|---|---|---|
74LVC1G175GV | 74LVC1G175GV,125 (935274947125) |
Active | V75 |
TSOP6 (SOT457) |
SOT457 |
REFLOW_BG-BD-1
WAVE_BG-BD-1 |
SOT457_125 |
型號(hào) | 可訂購(gòu)的器件編號(hào) | 化學(xué)成分 | RoHS | RHF指示符 |
---|---|---|---|---|
74LVC1G175GV | 74LVC1G175GV,125 | 74LVC1G175GV |
文件名稱 | 標(biāo)題 | 類型 | 日期 |
---|---|---|---|
74LVC1G175 | Single D-type flip-flop with reset; positive-edge trigger | Data sheet | 2023-08-15 |
AN10161 | PicoGate Logic footprints | Application note | 2002-10-29 |
AN11009 | Pin FMEA for LVC family | Application note | 2019-01-09 |
Nexperia_document_guide_MiniLogic_PicoGate_201901 | PicoGate leaded logic portfolio guide | Brochure | 2019-01-07 |
SOT457 | 3D model for products with SOT457 package | Design support | 2022-11-04 |
lvc1g175 | 74LVC1G175 IBIS model | IBIS model | 2014-10-20 |
Nexperia_package_poster | Nexperia package poster | Leaflet | 2020-05-15 |
TSOP6_SOT457_mk | plastic, surface-mounted package (TSOP6); 6 leads; 0.95 mm pitch; 2.9 mm x 1.5 mm x 1 mm body | Marcom graphics | 2017-01-28 |
SOT457 | plastic, surface-mounted package (SC-74; TSOP6); 6 leads | Package information | 2023-03-03 |
SOT457_125 | TSOP6; Reel pack for SMD, 7"; Q3/T4 product orientation | Packing information | 2020-04-21 |
74LVC1G175GV_Nexperia_Product_Reliability | 74LVC1G175GV Nexperia Product Reliability | Quality document | 2024-06-16 |
REFLOW_BG-BD-1 | Reflow soldering profile | Reflow soldering | 2021-04-06 |
MAR_SOT457 | MAR_SOT457 Topmark | Top marking | 2013-06-03 |
WAVE_BG-BD-1 | Wave soldering profile | Wave soldering | 2021-09-08 |
如果您需要設(shè)計(jì)/技術(shù)支持,請(qǐng)告知我們并填寫(xiě) 應(yīng)答表 我們會(huì)盡快回復(fù)您。
Model Name | 描述 |
---|---|
|
型號(hào) | Orderable part number | Ordering code (12NC) | 狀態(tài) | 包裝 | Packing Quantity | 在線購(gòu)買(mǎi) |
---|---|---|---|---|---|---|
74LVC1G175GV | 74LVC1G175GV,125 | 935274947125 | Active | SOT457_125 | 3,000 | 訂單產(chǎn)品 |
作為 Nexperia 的客戶,您可以通過(guò)我們的銷(xiāo)售機(jī)構(gòu)訂購(gòu)樣品。
如果您沒(méi)有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷(xiāo)商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷(xiāo)商列表。
The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.