粉嫩高清一区二区三区精品视频,自拍色院,富婆一区二区三区,亚洲av动漫在线观看

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號(hào)調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場(chǎng)效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車(chē)應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74LVCH16374ABX

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

The 74LVC16374A; 74LVCH16374A is a 16?-?bit edge?-?triggered D?-?type flip?-?flop with 3?-?state outputs. The device can be used as two 8?-?bit flip?-?flops or one 16?-?bit flip?-?flop. The device features two clocks (1CP and 2CP) and two output enables (1OE and 2OE), each controlling 8?-?bits. The flip?-?flops will store the state of their individual D?-?inputs that meet the set?-?up and hold time requirements on the LOW?-?to?-?HIGH clock (nCP) transition. A HIGH on nOE causes the outputs to assume a high?-?impedance OFF?-?state. Operation of the nOE input does not affect the state of the flip?-?flops. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

Schmitt?-?trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

此產(chǎn)品已停產(chǎn)

Features and benefits

  • Overvoltage tolerant inputs to 5.5 V

  • Wide supply voltage range from 1.2 V to 3.6 V

  • CMOS low power dissipation

  • Multibyte flow-through standard pinout architecture

  • Low inductance multiple supply pins for minimum noise and ground bounce

  • Direct interface with TTL levels

  • All data inputs have bus hold (74LVCH16374A only)

  • High-impedance outputs when VCC = 0 V

  • IOFF circuitry provides partial Power-down mode operation

  • Complies with JEDEC standard:

    • JESD8-7A (1.65 V to 1.95 V)

    • JESD8-5A (2.3 V to 2.7 V)

    • JESD8-C/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Specified from -40 °C to +85 °C and -40 °C to +125 °C

參數(shù)類(lèi)型

型號(hào) Package name
74LVCH16374ABX HXQFN60U

封裝

下表中的所有產(chǎn)品型號(hào)均已停產(chǎn) 。

型號(hào) 可訂購(gòu)的器件編號(hào),(訂購(gòu)碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVCH16374ABX 74LVCH16374ABX,518
(935295875518)
Obsolete LVCH16374A Standard Procedure Standard Procedure no package information

環(huán)境信息

下表中的所有產(chǎn)品型號(hào)均已停產(chǎn) 。

型號(hào) 可訂購(gòu)的器件編號(hào) 化學(xué)成分 RoHS RHF指示符
74LVCH16374ABX 74LVCH16374ABX,518 74LVCH16374ABX rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (2)

文件名稱(chēng) 標(biāo)題 類(lèi)型 日期
74LVC_LVCH16374A 16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state Data sheet 2024-04-22
lvch16374a lvch16374a IBIS model IBIS model 2013-04-09

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請(qǐng)告知我們并填寫(xiě) 應(yīng)答表 我們會(huì)盡快回復(fù)您。

模型

文件名稱(chēng) 標(biāo)題 類(lèi)型 日期
lvch16374a lvch16374a IBIS model IBIS model 2013-04-09

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

欧美一区电影| 黄色av免费在线看| 亚洲精品中文字幕视频| 欧美爱爱网站| 熟女久久久| 人妻熟妇视频一区二区不卡| 国产精品久久久久久久久久综合| 久久久xxxx| 亚洲激情视频| 91日本| 亚洲自国产拍揄拍综合5区| 亚洲Av无码国产精品| 九九热一区二区| 欧美××××黑人××性爽| 手机在线观看毛片| 国产精品视频二区二区二区蜜臀 | 白浆av| 九九精| 免费日本中文字幕| 日韩在线播放视频| 日本欧美在线视频| 成人性生生活性生交久| 亚洲成人无码在线播放| 中文字幕av在线| 亚洲第一黄色网| 成人区人妻精品一区二区不卡不卡| 不卡成人网| 久久福利精品| 国产粉嫩一区二区三区| 宝贝腿开大点我添添公视频视频| 亚洲精品无码久久久久久曰 | 精品人妻AV区波多野结衣| 在线涩涩免费观看国产精品| 一本色道无码人妻精品| 国产精品免费精品一区| 黄色国产在线观看| 丰满人妻av中文字幕| 婷婷五月香| 欧美性大战久久久久久| 国产美女自拍AV| 日韩中文字幕第一页|