Register once, drag and drop ECAD models into your CAD tool and speed up your design.
Click here for more information74HC4024PW
7-stage binary ripple counter
The 74HC4024 is a 7-stage binary ripple counter with a clock input (CP), an overriding asynchronous master reset input (MR) and seven fully buffered parallel outputs (Q0 to Q6). The counter advances on the HIGH-to-LOW transition of CP. A HIGH on MR clears all counter stages and forces all outputs LOW, independent of the state of CP. Each counter stage is a static toggle flip-flop. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Features and benefits
Low-power dissipation
Complies with JEDEC standard no. 7A
CMOS input levels
- ESD protection:
- HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
- CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
Specified from -40 °C to +80 °C and from -40 °C to +125 °C.
Applications
Frequency dividing circuits
Time delay circuits.
參數(shù)類型
型號 | Package name |
---|---|
74HC4024PW | TSSOP14 |
封裝
下表中的所有產(chǎn)品型號均已停產(chǎn) 。
型號 | 可訂購的器件編號,(訂購碼(12NC)) | 狀態(tài) | 標(biāo)示 | 封裝 | 外形圖 | 回流焊/波峰焊 | 包裝 |
---|---|---|---|---|---|---|---|
74HC4024PW | 74HC4024PW,112 (935262467112) |
Obsolete | HC4024 Standard Procedure Standard Procedure |
TSSOP14 (SOT402-1) |
SOT402-1 |
SSOP-TSSOP-VSO-WAVE
|
暫無信息 |
74HC4024PW,118 (935262467118) |
Obsolete | HC4024 Standard Procedure Standard Procedure | SOT402-1_118 |
環(huán)境信息
下表中的所有產(chǎn)品型號均已停產(chǎn) 。
型號 | 可訂購的器件編號 | 化學(xué)成分 | RoHS | RHF指示符 |
---|---|---|---|---|
74HC4024PW | 74HC4024PW,112 | 74HC4024PW | ||
74HC4024PW | 74HC4024PW,118 | 74HC4024PW |
文檔 (8)
文件名稱 | 標(biāo)題 | 類型 | 日期 |
---|---|---|---|
74HC4024 | 7-stage binary ripple counter | Data sheet | 2024-02-16 |
AN11044 | Pin FMEA 74HC/74HCT family | Application note | 2019-01-09 |
SOT402-1 | 3D model for products with SOT402-1 package | Design support | 2023-02-02 |
Nexperia_package_poster | Nexperia package poster | Leaflet | 2020-05-15 |
TSSOP14_SOT402-1_mk | plastic, thin shrink small outline package; 14 leads; 0.65 mm pitch; 5 mm x 4.4 mm x 1.1 mm body | Marcom graphics | 2017-01-28 |
SOT402-1 | plastic, thin shrink small outline package; 14 leads; 0.65 mm pitch; 5 mm x 4.4 mm x 1.2 mm body | Package information | 2023-11-07 |
HCT_USER_GUIDE | HC/T User Guide | User manual | 1997-10-31 |
SSOP-TSSOP-VSO-WAVE | Footprint for wave soldering | Wave soldering | 2009-10-08 |
支持
如果您需要設(shè)計(jì)/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會(huì)盡快回復(fù)您。
模型
文件名稱 | 標(biāo)題 | 類型 | 日期 |
---|---|---|---|
SOT402-1 | 3D model for products with SOT402-1 package | Design support | 2023-02-02 |
How does it work?
The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.