粉嫩高清一区二区三区精品视频,自拍色院,富婆一区二区三区,亚洲av动漫在线观看

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號(hào)調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場(chǎng)效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車(chē)應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74LVCH16373ADGV

16-bit D-type transparent latch with 5 V tolerant inputs?/?outputs; 3-state

The 74LVC16373A and 74LVCH16373A are 16-bit D-type transparent latches with 3-state outputs. The devices can be used as two 8-bit transparent latches or a single 16-bit transparent latch. The devices feature two latch enables (1LE and 2LE) and two output enables (1OE and 2OE), each controlling 8-bits. When nLE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When nLE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of nLE. A HIGH on nOE causes the outputs to assume a high-impedance OFF-state. Operation of the nOE input does not affect the state of the latches. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Bus hold on the data inputs eliminates the need for external pull?-?up resistors to hold unused inputs.

Features and benefits

  • Overvoltage tolerant inputs to 5.5 V

  • Wide supply voltage range from 1.2 V to 3.6 V

  • CMOS low power dissipation

  • MULTIBYTE flow-through standard pinout architecture

  • Multiple low inductance supply pins for minimum noise and ground bounce

  • Direct interface with TTL levels

  • All data inputs have bus hold (74LVCH16373A only)

  • IOFF circuitry provides partial Power-down mode operation

  • Complies with JEDEC standards:
    • JESD8-7A (1.65 V to 1.95 V)
    • JESD8-5A (2.3 V to 2.7 V)
    • JESD8-C/JESD36 (2.7 V to 3.6 V)
  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Specified from -40 °C to +85 °C and -40 °C to +125 °C

參數(shù)類(lèi)型

型號(hào) VCC (V) Logic switching levels Output drive capability (mA) tpd (ns) Power dissipation considerations Tamb (°C) Package name
74LVCH16373ADGV 1.2?-?3.6 TTL ± 24 3.0 low -40~125 TVSOP48

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號(hào) 可訂購(gòu)的器件編號(hào),(訂購(gòu)碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVCH16373ADGV 74LVCH16373ADGVJ
(935690796118)
Active 4LVCH16373A SOT480-1
TVSOP48
(SOT480-1)
SOT480-1 SOT480-1_118

環(huán)境信息

型號(hào) 可訂購(gòu)的器件編號(hào) 化學(xué)成分 RoHS RHF指示符
74LVCH16373ADGV 74LVCH16373ADGVJ 74LVCH16373ADGV rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (10)

文件名稱(chēng) 標(biāo)題 類(lèi)型 日期
74LVC_LVCH16373A 16-bit D-type transparent latch with 5 V tolerant inputs?/?outputs; 3-state Data sheet 2024-04-23
AN11009 Pin FMEA for LVC family Application note 2019-01-09
SOT480-1 3D model for products with SOT480-1 package Design support 2020-01-22
lvch16373a lvch16373a IBIS model IBIS model 2013-04-09
Nexperia_document_leaflet_Logic_TVSOP48_16bitPortfolio_201903 Smaller-footprint 16-bit logic with advanced features Leaflet 2019-03-29
Nexperia_document_leaflet_Logic_TVSOP48_16bitPortfolio_201903 Smaller-footprint 16-bit logic with advanced features Leaflet 2019-03-29
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
SOT480-1 plastic, thin shrink small outline package; 48 leads; 0.4 mm pitch; 9.7 mm x 4.4 mm x 1.1 mm body Package information 2022-06-22
SOT480-1_118 TVSOP48; Reel pack for SMD, 13"; Q1/T1 product orientation Packing information 2022-12-21
74LVCH16373ADGV_Nexperia_Product_Reliability 74LVCH16373ADGV Nexperia Product Reliability Quality document 2024-06-16

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請(qǐng)告知我們并填寫(xiě) 應(yīng)答表 我們會(huì)盡快回復(fù)您。

模型

文件名稱(chēng) 標(biāo)題 類(lèi)型 日期
lvch16373a lvch16373a IBIS model IBIS model 2013-04-09
SOT480-1 3D model for products with SOT480-1 package Design support 2020-01-22

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購(gòu)、定價(jià)與供貨

型號(hào) Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線(xiàn)購(gòu)買(mǎi)
74LVCH16373ADGV 74LVCH16373ADGVJ 935690796118 Active SOT480-1_118 2,500 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶(hù),您可以通過(guò)我們的銷(xiāo)售機(jī)構(gòu)訂購(gòu)樣品。

如果您沒(méi)有 Nexperia 的直接賬戶(hù),我們的全球和地區(qū)分銷(xiāo)商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷(xiāo)商列表。

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購(gòu)部件

型號(hào) 可訂購(gòu)的器件編號(hào) 訂購(gòu)代碼(12NC) 封裝 從經(jīng)銷(xiāo)商處購(gòu)買(mǎi)
74LVCH16373ADGV 74LVCH16373ADGVJ 935690796118 SOT480-1 訂單產(chǎn)品
精品国产91久久久| 人妻精品视频在线| 波多野结衣中文字幕一区二区三区| 三级视频在线| 久久精品爆乳熟妇AV一区| 国产成人在线综合| 国产999免费视频| 一区二区视频在线| 精品72久久久久中文字幕| 久久久久精品一区二区三区| 色av影视| 精品一区二区久久久久久久网站| 亚洲中文字幕久久精品无码一区| 色噜噜狠狠色综无码久| 最新亚洲AV| 亚洲精品国产污污在线观看| www.伊人.com| 性爱一区二区三区| 99热这里只有精品2| 人妻精品久久| 大香伊人久久| 1204国产成人精品视频| 免费亚洲一区| 日韩高清国产一区在线| 丁香五月伊人| 亚洲精品在线影院| 午夜久久久久久| 日韩精品人妻视频| 欧美日本一本| 午夜福利麻豆| 视频列表--日韩| 熟妇无码乱子成人精品| 精品中文字幕无码| 污网站入口| 爆乳中文字幕在线| 亚洲成人伊人网| 久久精品欧美一区| 国产欧美一区二区精品久久久| 亚洲天堂视频在线观看| 狠狠综合欧美综合欧美色| 免费一级大片|